Arm, Cadence and Xilinx Introduce Arm Neoverse System Development Platform for Cloud-to-Edge Infrastructure on TSMC 7nm Process Technology
Arm, Cadence Design Systems, Inc. and Xilinx, Inc. today announced the delivery of a new development platform, silicon-proven on TSMC’s 7nm FinFET process technology, for cloud-to-edge infrastructure based on the new Arm Neoverse N1 platform.
The Neoverse N1 System Development Platform (SDP) is also the first 7nm infrastructure development platform enabling asymmetrical compute acceleration via the CCIX interconnect architecture and is available to hardware and software developers for hardware prototyping, software development, system validation, and performance profiling/tuning.
The SDP includes a Neoverse N1-based SoC with an operating frequency of up to 3GHz, full-sized caches and generous amounts of memory bandwidth with the latest optimized system IP. The SDP is designed for development, debug, performance optimization and workload analysis on a wide range of applications including those for machine learning (ML), artificial intelligence (AI) and data analytics.
The Neoverse N1 SDP was developed jointly by Arm, Cadence and Xilinx on TSMC’s process technology, and includes Cadence IP for CCIX, PCI Express (PCIe) Gen 4 and DDR4 PHY IP. The SDP was implemented and verified using a full Cadence tool flow in TSMC’s 7nm FinFET process technology, the first and leading 7nm process technology in volume production, and provides connectivity to Xilinx Virtex UltraScale+ FPGAs over the CCIX chip-to-chip coherent interconnect protocol via the Xilinx Alveo U280 CCIX accelerator card.
The Neoverse N1 SDP will be available in limited quantities in Q2 2019 with wider availability in subsequent quarters. The software stack can be accessed through Linaro and GitHub open-source repositories. The Xilinx Alveo U280 accelerator card, which features a high-performance FPGA with integrated high-bandwidth memory (HBM) and a CCIX interface, is available now and can be purchased directly from Xilinx. Additionally, the full Cadence SoC implementation and verification flows, CCIX, PCIe Gen 4 and DDR4 IP, and the Neoverse N1 Rapid Adoption Kit (RAK) are available now.